@inproceedings { grecu_methodolog, title = {Methodologies and algorithms for testing switch-based NoC interconnects}, journal = {20th IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems}, year = {2005}, pages = {238-46}, publisher = {IEEE Comput. Soc}, organization = {IEEE Comput. Soc}, type = {inproceedings}, address = {Monterey, CA, USA}, abstract = {In this paper, we present two novel methodologies for testing the interconnect fabrics of network-on-chip (NoC) based chips. Both use the concept of recursive testing, with different degrees of parallelism in each case. Our test methodologies cover the logic switching blocks and the FIFO buffers that are the basic components of NoC fabrics. The paper concludes with test time evaluations for different NoC topologies and sizes}, keywords = {buffer circuits,integrated circuit interconnections,integrated circuit testing,logic circuits,logic testing,network-on-chip}, author = { Grecu, C. and Pande, P. and Wang, Baosheng and Ivanov, A. and Saleh, R.} }